# Blocking versus Non-Blocking Shared-Memory Multicore Synchronization: Programmability, Scalability and Performance

Shinhyung Yang<sup>1</sup>, Seongho Jeong<sup>1</sup>, Byunguk Min<sup>1</sup>, Yeonsoo Kim<sup>1</sup>, Bernd Burgstaller<sup>1</sup> and Johann Blieberger<sup>2</sup>

<sup>1</sup>Department of Computer Science, Yonsei University, Korea <sup>2</sup>Institute of Computer Engineering, Automation Systems Group, TU Wien, Austria

#### June 13, 2019

#### Table of Contents

#### Introduction

- 2 Lock Elision
- Sequential Consistency
- 4 Concurrent Objects
  - Nonblocking stack: COstack

#### 5 Benchmark & Measurements

- Locks: AdaPO-lock vs. POSIX & C++ Mutexes
- Blocking Queue: Ada\_TAS\_MPMC
- Non-blocking vs. Blocking Queues
- Progress Guarantees
- Performance gain of AR over SC
- 6 Conclusions and Future Work

mutual exclusion locks

Image: Image:

- mutual exclusion locks
- Ada's protected objects (POs)

- mutual exclusion locks
- Ada's protected objects (POs)
- Entries and procedures of a PO execute one after another

- mutual exclusion locks
- Ada's protected objects (POs)
- Entries and procedures of a PO execute one after another
- makes it straight-forward for programmers to reason about updates to the shared data encapsulated by a PO

- mutual exclusion locks
- Ada's protected objects (POs)
- Entries and procedures of a PO execute one after another
- makes it straight-forward for programmers to reason about updates to the shared data encapsulated by a PO
- mutual-exclusion property of (highly-contended) locks stands in the way to scalability of parallel programs on many-core architectures

- mutual exclusion locks
- Ada's protected objects (POs)
- Entries and procedures of a PO execute one after another
- makes it straight-forward for programmers to reason about updates to the shared data encapsulated by a PO
- mutual-exclusion property of (highly-contended) locks stands in the way to scalability of parallel programs on many-core architectures
- locks do not allow **progress guarantees**, because a task may fail inside a critical section, e.g., by entering an endless loop, and thereby prevent other tasks from accessing shared data

- mutual exclusion locks
- Ada's protected objects (POs)
- Entries and procedures of a PO execute one after another
- makes it straight-forward for programmers to reason about updates to the shared data encapsulated by a PO
- mutual-exclusion property of (highly-contended) locks stands in the way to scalability of parallel programs on many-core architectures
- locks do not allow **progress guarantees**, because a task may fail inside a critical section, e.g., by entering an endless loop, and thereby prevent other tasks from accessing shared data
- ullet  $\Rightarrow$  allow method calls to **overlap** in time

#### Lock Elision

Protecting shared-data with POs

- A coarsed-grained lock is prone to task serialization
- A fine-grained locking is error-prone and complex
- Lock elision reduces serialization with lock-based code



## Adapting GNU Ada Run-time Library (GNARL)

- GNARL employs one POSIX lock per PO for synchronization
- Lock elision is incorporated into Write\_Lock

```
1 procedure Write_Lock
                            -- GNARL lock acquisition procedure
   result := Try_Elision
                           -- Attempt lock elision
2
   if result = fail then
                            -- If failed:
3
     acquire PO.lock
                            -- fall-back to acquire POSIX lock
4
  end if
5
   return
6
 end Write Lock
```

#### Adapted Write\_Lock

- Invoke Try\_Elision
- If failed:
  - Fall-back to default routine to acquire POSIX lock

Yang, Jeong, Min, Kim, Burgst., Blieb.

Blocking versus Non-Blocking Sync.

▶ ৰ ≣ ▶ ≣ •⁄) ৭ ৫ June 13, 2019 5 / 30

イロト イポト イヨト イヨト

#### Summary: Lock-elision of POs



- Pros: • PO lock-elision shields programmers from non-blocking synchronization problem
  - high scalability in case of low probability of data-conflicts (e.g., hash-table)
- Cons:
  - requires HW support to be efficient. Not mainstream yet (e.g., not available on ARM platform)
  - Intel TSX requires fallback-path (lock)
  - Intel TSX capacity overflows with large amount of shared data (e.g., linked lists)
    - not generally applicable to all types of data structures

• allow method calls to **overlap** in time

- allow method calls to **overlap** in time
- synchronization on a **finer granularity** within a method's code, via atomic *read-modify-write* (RMW) operations

- allow method calls to **overlap** in time
- synchronization on a finer granularity within a method's code, via atomic read-modify-write (RMW) operations
- atomic operations are provided either by the CPU's instruction set architecture (ISA), or the language run-time (with the help of the CPU's ISA)

- allow method calls to **overlap** in time
- synchronization on a finer granularity within a method's code, via atomic *read-modify-write* (RMW) operations
- atomic operations are provided either by the CPU's instruction set architecture (ISA), or the language run-time (with the help of the CPU's ISA)
- e.g., CAS compare&swap operation

- allow method calls to **overlap** in time
- synchronization on a finer granularity within a method's code, via atomic *read-modify-write* (RMW) operations
- atomic operations are provided either by the CPU's instruction set architecture (ISA), or the language run-time (with the help of the CPU's ISA)
- e.g., CAS compare&swap operation
- sequential consistency ensures that method calls act as if they occurred in a sequential, total order that is consistent with the program order of each participating task

#### Non-blocking Synchronization Techniques

• difficult to implement

#### Non-blocking Synchronization Techniques

- difficult to implement
- the design of non-blocking data structures is an area of active research

#### Non-blocking Synchronization Techniques

- difficult to implement
- the design of non-blocking data structures is an area of active research
- a programming language must provide a strict memory model

```
1 -- Initial values:
2 Flag := False;
3 Data := 0;
1 -- Task 1:
2 Data := 1;
3 Flag := True;
```

(日) (同) (三) (三)

```
1 -- Initial values:
2 Flag := False;
3 Data := 0:
1 -- Task 1:
2 Data := 1:
3 Flag := True;
1 -- Task 2:
2 loop
3 R1 := Flag;
 exit when R1;
4
5 end loop;
6 R2 := Data;
```

(日) (同) (三) (三)

```
1 -- Initial values:
2 Flag := False;
3 Data := 0;
1 -- Task 1:
2 Data := 1;
3 Flag := True;
1 -- Task 2:
2 loop
3 R1 := Flag;
4 exit when R1;
5 end loop;
6 R2 := Data;
```

**store–store re-ordering** of the assignments in lines 2 and 3 of Task 1  $\Rightarrow$  reading R2 = 0 in Line 6 of Task 2.

(日) (同) (三) (三)

```
1 -- Initial values:
2 Flag := False;
3 Data := 0;
1 -- Task 1:
2 Data := 1;
3 Flag := True;
1 -- Task 2:
2 loop
3 R1 := Flag;
4 exit when R1;
5 end loop;
6 R2 := Data;
```

**store-store re-ordering** of the assignments in lines 2 and 3 of Task 1

```
\Rightarrow reading R2 = 0 in Line 6 of Task 2.
```

1 Data : Integer with Volatile; -- Ada2012 2 Flag : Boolean with Atomic; -- Ada2012 • guarantee that all tasks agree on the same order of updates

- guarantee that all tasks agree on the same order of updates
- ullet  $\Rightarrow$  sequentially consistent

- guarantee that all tasks agree on the same order of updates
- ullet  $\Rightarrow$  sequentially consistent
- however: relaxing SC for the sake of performance on contemporary CPU architectures

• support for weak memory model

- support for weak memory model
- for non-blocking synchronization

- support for weak memory model
- for non-blocking synchronization
- for synchronization on a finer granularity (RMW operations)
- encapsulation of non-blocking synchronization by high-level language construct
  - what protected objects (POs) do for blocking synchronization

#### Example – Generic Release-Acquire Object (1/2)

```
1 generic
    type Data is private;
  package Generic_Release_Acquire is
4
5
    concurrent RA
6
    is
      procedure Write (d: Data);
7
8
      entry Get (D: out Data);
    private
9
      Ready: Boolean := false with Synchronized,
        Memory_Order_Read => Acquire,
        Memory_Order_Write => Release;
      Da: Data:
    end RA:
14
  end Generic_Release_Acquire;
16
```

Image: Image:

#### Example – Generic Release-Acquire Object (2/2)

```
package body Generic_Release_Acquire is
2
    concurrent body RA is
3
4
       procedure Write (D: Data) is
       begin
6
        Da := D:
7
        Ready := true;
8
      end Write:
9
       entry Get (D: out Data)
12
         until Ready is
         -- spin-lock until released, i.e., Ready = true;
13
         -- only sync. variables and constants allowed
14
         -- in guard expression
15
      begin
16
17
        D := Da:
      end Get:
18
    end RA:
19
  end Generic_Release_Acquire;
```

#### Example Lock-free Stack (1/2)

```
subtype Data is Integer;
1
2
3
    type List;
    type List P is access List:
4
    type List is
       record
6
        D: Data:
        Next: List_P;
8
      end record:
9
    Empty: exception;
    concurrent Lock_Free_Stack
    is
14
      entry Push(D: Data):
15
16
       entry Pop(D: out Data);
    private
17
18
      Head: List_P with Read_Modify_Write,
         Memory_Order_Read => Relaxed,
19
         Memory_Order_Write_Success => Release,
20
         Memory_Order_Write_Failure => Relaxed;
21
22
    end Lock_Free_Stack;
```

500

#### Example Lock-free Stack (2/2)

```
concurrent body Lock_Free_Stack is
1
       entry Push (D: Data)
2
           until Head = Head'OLD is
3
         New Node: List P := new List:
4
       begin
        New Node. a := (D => D. Next => Head);
6
        Head := New Node: -- RMW
      end Push;
8
9
       entry Pop(D: out Data)
           until Head = Head'OLD is
         Old Head: List P:
       begin
13
         Old Head := Head:
14
         if Old Head /= null then
16
           Head := Old_Head.Next; -- RMW
           D := Old head.D:
         else
18
           raise Empty;
19
        end if:
20
      end Pop;
21
22
    end Lock Free Stack:
```

500

#### Benchmark Configuration

• Platform 1: 2 CPU Intel Xeon E5-2697 v3 system

- 14 x86\_64 cores per CPU
- Platform 2: 4 CPU AWS Graviton on Amazon AWS
  - 4 ARMv8 cores per CPU
- Scalability experiment policies:
  - One Ada task assigned per core
  - Cores of a CPU populated consecutively
  - Once all cores of a CPU are populated, the next CPU receives tasks
- Tasks run synchronization-constructs in tight-loop
  - Incurs high contention
  - Brings out the best in each synchronization-construct :)

# COstack (1/2)

- **COstack**: Non-blocking stack using C++11 atomic library with weaker memory model
- Function bool node.compare\_exchange\_strong(type \*expected, type \*desired)
  - Success: If the node has not been changed by other threads, then the node is atomically changed to desired, and returns true
  - Fail: If the value of node has changed by other threads, then the expected is atomically changed to node, and returns false
- **Push**: RMW spins in the while loop until head is changed to new\_node and returns true

# COstack (2/2)

• **Pop**: old\_head is in while loop until old\_head is updated to the latest head variable.

```
} { () gog biov
1
       node *old head = head.load():
       h ob
3
         node *temp;
4
         l ob
5
           temp = old_head;
6
7
           old_head = head.load();
         } while (old_head != temp);
8
       } while (old_head &&
9
           !head.compare_exchange_strong(old_head, old_head->next))
                ;
    }
11
```

(4) (1) (4) (2)

#### Non-blocking vs. Blocking Stacks



- non-blocking COstack mimics Concurrent Objects proposed for Ada202x
- $\bullet$  actually implemented in C++
- COstack performs better than blocking C++ mutex stack
- more performance gains observed on ARMv8

#### Locks: AdaPO-lock vs. POSIX & C++ Mutexes

#### • PO-lock using PO's monitor-style synchronization:

```
1 protected body Lock is
2 procedure CriticalSection is
3 begin
4 null; -- Critical section code here...
5 end CriticalSection;
6 end Lock;
```

• POSIX mutex consisting of lock-unlock primitives:

```
1 pthread_mutex_t mutex;
2
3 pthread_mutex_lock(&mutex);
4 // Critical section code here...
5 pthread_mutex_unlock(&mutex);
```

• C++ mutex:

```
1 std::mutex mtx;
2
3 mtx.lock();
4 // Critical section code here...
5 mtx.unlock();
```

#### Performance: PO-lock, POSIX & C++ Mutexes



- All three locks provide mutual exclusion but no fairness
  - (The egg-shell model applies only to entries)
- PO adds noticeable performance-overhead compared to "plain" mutexes
  - Programmer-supplied PO configuration mechanism could help to avoid this overhead

# Ada\_TAS\_MPMC (Multi-Producer-Multi-Consumer Queue) (1/2)

- GCC atomic intrinsics are used for synchronization instead of protected objects
- type \_\_sync\_lock\_test\_and\_set\_4 (type \*ptr, type
  value)

 $\Rightarrow$  It atomically writes value into \*ptr, and return the previous contents of \*ptr. Size of \*ptr and value is 4 byte each.

```
1 function TAS_4(
2 current: access Unsigned;
3 Newval: Unsigned) return Unsigned;
4 pragma Import (Intrinsic, TAS_4,
5 "__sync_lock_test_and_set_4");
```

 \_\_sync\_lock\_release\_4 (type \*ptr)
 ⇒ It releases the lock acquired by \_\_sync\_lock\_test\_and\_set. It atomically writes constant 0 to \*ptr

# Ada\_TAS\_MPMC (2/2)

- Lock & Unlock: Q.Locked is initialized as 0. By TAS\_4 on Q.Locked, lock is acquired. ⇒ By writing 0 to Q.Locked, lock is released.
- **Producer**: It enqueues to a queue Q for iter times.
- **Consumer**: It dequeues element from Q to Data for iter times. If Q is empty, release the lock, and redo inner loop.

```
Q: My_USQ.Queue;
1
2
    task body Producer is
    begin
3
       for I in 1..iter loop
4
         while TAS_4(Q.Locked'Access,1)=1 loop -- Acquire
           null:
6
        end loop;
         Q.Enqueue(New_Item => i);
9
         Lock_Release_4(Q.Locked'Access);
                                                  -- Release
      end loop:
12
```

#### Non-blocking vs. Blocking Queues



- SPSC-queues: lower sync. overhead, higher performance
- Boost MPMC and Ada LockFree MPMC constitute identical concurrent data-structures (Algorithm of Michael & Scott)
- Blocking MPMCs (Ada Synchronized, Ada TAS): clear performance disadvantage

## Non-blocking Locks and Progress Guarantees



- TATAS-lock permits starvation
  - Optimizes throughput of task-ensemble as a whole
- CLH QueueLock and ArrayLock: FIFO progress-guarantee
- FairLock: no task can enter critical section twice while another task is waiting
  - Weaker guarantee than FIFO

#### Performance gain ratio: AR over SC (1/3)



#### Performance gain ratio: AR over SC (2/3)



## Performance gain ratio: AR over SC (3/3)

• took considerable time and a lot of discussions to convert from SC to AR version

# Performance gain ratio: AR over SC (3/3)

- took considerable time and a lot of discussions to convert from SC to AR version
- the same or even more to relax acquire and release operations (here we got real performance gains)

# Performance gain ratio: AR over SC (3/3)

- took considerable time and a lot of discussions to convert from SC to AR version
- the same or even more to relax acquire and release operations (here we got real performance gains)
- some C++ memory fences turned out to be insufficient

• Ada's protected objects have advantages:

• Ada's protected objects have advantages: (1) safe

• Ada's protected objects have advantages: (1) safe (2) easy to use

• Ada's protected objects have advantages: (1) safe (2) easy to use (3) easy to comprehend.

- Ada's protected objects have advantages: (1) safe (2) easy to use (3) easy to comprehend.
- If performance is a major concern, lock-free implementations outperform the blocking approach.

- Ada's protected objects have advantages: (1) safe (2) easy to use (3) easy to comprehend.
- If performance is a major concern, lock-free implementations outperform the blocking approach.
- To gain higher performance for Ada 2012 ⇒ intrinsics or machine code insertions.

• Simply replacing PO locks with spin loops is not enough.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.
- For Ada 2012 programs  $\Rightarrow$  calls to intrinsics.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.
- For Ada 2012 programs  $\Rightarrow$  calls to intrinsics.
- $\Rightarrow$  adding *concurrent objects (COs)* and a strict memory consistency model to Ada 202x.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.
- For Ada 2012 programs  $\Rightarrow$  calls to intrinsics.
- ⇒ adding concurrent objects (COs) and a strict memory consistency model to Ada 202x.
- Future container libraries for Ada 202x should also include lock-free and wait-free data-structures.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.
- For Ada 2012 programs  $\Rightarrow$  calls to intrinsics.
- ⇒ adding concurrent objects (COs) and a strict memory consistency model to Ada 202x.
- Future container libraries for Ada 202x should also include lock-free and wait-free data-structures.
- Set up benchmarks for reuse.

- Simply replacing PO locks with spin loops is not enough.
- Concurrent execution inside the methods is better.
- For Ada 2012 programs  $\Rightarrow$  calls to intrinsics.
- ⇒ adding concurrent objects (COs) and a strict memory consistency model to Ada 202x.
- Future container libraries for Ada 202x should also include lock-free and wait-free data-structures.
- Set up benchmarks for reuse.
- Prototype implementation for COs.